A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Memory bounds for the distributed execution of a hierarchical Synchronous Data-Flow graph
2012
2012 International Conference on Embedded Computer Systems (SAMOS)
This paper presents an application analysis technique to define the boundary of shared memory requirements of Multiprocessor System-on-Chip (MPSoC) in early stages of development. This technique is part of a rapid prototyping process and is based on the analysis of a hierarchical Synchronous Data-Flow (SDF) graph description of the system application. The analysis does not require any knowledge of the system architecture, the mapping or the scheduling of the system application tasks. The
doi:10.1109/samos.2012.6404170
dblp:conf/samos/DesnosPNA12
fatcat:ceaexy4zbzdwnobdbub76i73eu