A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2018; you can also visit the original URL.
The file type is application/pdf
.
A Novel VLSI Based Radix-2 Single Path Delay Commutator (R2SDC) FFT Architecture Design
2016
Indian Journal of Science and Technology
The aim is to design a new architecture called "Novel Radix-2 Single path Delay Commutator (R2SDC)" for improving the architectural performances of Fast Fourier Transformation (FFT) technique. In proposed new architecture, only commutator structures and complex multipliers are used to convert the time domain signals into frequency domain signals. In order to match the frequency response, delay elements are used appropriately. Traditional pipelined architectures have multiple complex
doi:10.17485/ijst/2016/v9i11/82298
fatcat:b6hbtx46wndbvop33nszgkxu3u