A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2019; you can also visit the original URL.
The file type is application/pdf
.
Design and analysis of an NoC architecture from performance, reliability and energy perspective
2005
Proceedings of the 2005 symposium on Architecture for networking and communications systems - ANCS '05
Network-on-Chip (NoC) architectures employing packet-based communication are being increasingly adopted in System-on-Chip (SoC) designs. In addition to providing high performance, the fault-tolerance and reliability of these networks is becoming a critical issue due to several artifacts of deep sub-micron technologies. Consequently, it is important for a designer to have access to fast methods for evaluating the performance, reliability, and energy-efficiency of an on-chip network. Towards this
doi:10.1145/1095890.1095915
dblp:conf/ancs/KimPNVD05
fatcat:llfgb36ngbhbnmyxy4zicfiei4