A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
High data rate 60 GHz CMOS transceiver design
2015
2015 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)
This paper discusses 60 GHz CMOS transceiver design focusing on the techniques to increase the transmission data rate. Basic design key points are the increase of bandwidth, the increase of SNR of ADC, and the decrease of phase noise in quadrature oscillator. Thus we selected the direct conversion architecture and used multi-cascading RF amplifiers. The resistive feedback amplifier is effective to realize the wideband impedance matching. The injection locking method is applied to the 60 GHz
doi:10.1109/ispacs.2015.7432725
dblp:conf/ispacs/Matsuzawa15
fatcat:eiao46qjwjbk3cwb3amsvpewvm