A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2009; you can also visit the original URL.
The file type is application/pdf
.
Impact of die-to-die and within-die parameter variations on the throughput distribution of multi-core processors
2007
Proceedings of the 2007 international symposium on Low power electronics and design - ISLPED '07
A statistical performance simulator is developed to explore the impact of die-to-die (D2D) and within-die (WID) parameter variations on the distributions of maximum clock frequency (FMAX) and throughput for multi-core processors in a future 22nm technology. The simulator integrates a compact analytical throughput model, which captures the key dependencies of multicore processors, into a statistical simulation framework that models the effects of D2D and WID parameter variations on critical path
doi:10.1145/1283780.1283792
dblp:conf/islped/BowmanASW07
fatcat:d55c3hdyfnh6rm3oyua6z3tjmm