A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Implementation of the Least-Squares Lattice with Order and Forgetting Factor Estimation for FPGA
2008
EURASIP Journal on Advances in Signal Processing
A high performance RLS lattice filter with the estimation of an unknown order and forgetting factor of identified system was developed and implemented as a PCORE coprocessor for Xilinx EDK. The coprocessor implemented in FPGA hardware can fully exploit parallelisms in the algorithm and remove load from a microprocessor. The EDK integration allows effective programming and debugging of hardware accelerated DSP applications. The RLS lattice core extended by the order and forgetting factor
doi:10.1155/2008/394201
fatcat:sifvepjs5rajjlse4imkcmiwha