On-chip hermetic packaging enabled by post-deposition electrochemical etching of polysilicon

Rihui He, Chang-Jin Kim
18th IEEE International Conference on Micro Electro Mechanical Systems, 2005. MEMS 2005.  
We present a novel monolithic on-wafer packaging, which solves the main problems of existing monolithic encapsulation techniques for MEMS polysilicon surface micromachining. It involves the formation of a nanoporous polysilicon encapsulation layer by post-deposition electrochemical etching on top of PSG sacrificial layer, followed by removal of the sacrificial layer through the nanopores and a final vacuum sealing by depositing a polysilicon layer. Thanks to the nanopores through the thick
more » ... s polysilicon layer, the vacuum sealing is achieved by depositing a polysilicon layer as thin as 1000 Å, and no sealing material is deposited inside the cavity. The pressure inside the sealed cavity, measured by an encapsulated polysilicon Pirani gauge, was around 200 mTorr and showed no detectable leaks over 3 months.
doi:10.1109/memsys.2005.1453987 fatcat:y3kw7h45s5hbjp3sxn4gg6n2eu