A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2018; you can also visit the original URL.
The file type is application/pdf
.
Flexible runtime verification based on logical clock constraints
2016
2016 Forum on Specification and Design Languages (FDL)
We present in this paper a method and tool for the verification of causal and temporal properties of embedded systems, by analyzing the trace streams resulting from virtual prototypes that combines simulated hardware and embedded software. The proposed method makes it possible to analyze different kinds of properties without rebuilding the simulation models. Logical clocks are used to identify relevant points to put observation probes and thus also reducing the trace streams size. We propose a
doi:10.1109/fdl.2016.7880366
dblp:conf/fdl/YueJM16
fatcat:qba3ambvojb4bfrd75sfxmtnna