A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Hardware Implementation Study of the Deficit Table Egress Link Scheduling Algorithm
2009
2009 International Conference on Parallel Processing
The provision of Quality of Service (QoS) in computing and communication environments has increasingly focused the attention from academia and industry during the last decades. Some of the current interconnection technologies include hardware support that, adequately used, allows to offer QoS guarantees to the applications. The egress link scheduling algorithm is a key part of that support. Apart from providing a good performance in terms of, for example, good end-to-end delay (also called
doi:10.1109/icpp.2009.65
dblp:conf/icpp/MartinezCAS09
fatcat:kmufkoms7negzoqgazgjtafkvy