A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2022; you can also visit the original URL.
The file type is application/pdf
.
An efficient multi-level cache system for geometrically interconnected many-core chip multiprocessor
2022
International Journal of Reconfigurable and Embedded Systems (IJRES)
<p><span lang="EN-US">Many-core chip multiprocessor offers high parallel processing power for big data analytics; however, they require efficient multi-level cache and interconnection to achieve high system throughput. Using on-chip first level L1 and second level L2 per core fast private caches is expensive for large number of cores. In this paper, for moderate number of cores from 16 to 64, we present a cost and performance efficient multi-level cache system with per core L1 and last level
doi:10.11591/ijres.v11.i1.pp93-102
fatcat:qkwfrumg4vg3rox2zbtnhsanlu