A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Performance-driven mapping for cpld architectures
2003
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
We present a performance-driven programmable logic array mapping algorithm (PLAmap) for complex programmable logic device architectures consisting of a large number of PLA-style logic cells. The primary objective of the algorithm is to minimize the depth of the mapped circuit. We also develop several techniques for area reduction, including threshold control of PLA fanouts and product terms, slack-time relaxation, and PLA packing. We compare PLAmap with a previous algorithm TEMPLA (Anderson and
doi:10.1109/tcad.2003.818120
fatcat:yywqxrwjcrdjdm5tlzyof57c2e