A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2018; you can also visit the original URL.
The file type is application/pdf
.
Design of low power fixed-width multiplier with row bypassing
2012
IEICE Electronics Express
This paper presents a low power fixed-width multiplier with row bypassing (FWM-RB) for multimedia applications. When the operands of the multiplier are zero, significant power reductions can be achieved if that particular row is disabled. This is done with the help of multiplexers incorporated in the Modified Full Adder (MFA). The design is developed by using Verilog-HDL and implemented using Cadence typical libraries of TSMC 90 nm technology with a supply voltage of 1.2 V. This work evaluates
doi:10.1587/elex.9.1568
fatcat:kik7c7q2erddleosvk4zerulai