A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
An ultra low-energy DAC for successive approximation ADCs
2010
Proceedings of 2010 IEEE International Symposium on Circuits and Systems
An ultra low-energy successive approximation (SA) Analog-to-Digital Converter (ADC) is presented. The proposed ADC uses an energy-efficient unit capacitor array having a new switching arrangement in DAC for passive charge re-distribution. Reference levels are generated sequentially to get successive bits. The proposed method is analyzed theoretically and compared with other methods. Mathematical analysis shows that energy dissipation per bit can be reduced to the minimum possible normalized
doi:10.1109/iscas.2010.5537881
dblp:conf/iscas/GopalB10
fatcat:hmpdak7lqvbmxc7jv4txr7ovga