A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2019; you can also visit the original URL.
The file type is application/pdf
.
A Design of 10-b 100-MS/s Pipelined Folding ADC with Distributed Track-and-Hold Preprocessing
2014
Science and Technology Development Journal
This paper presents a 10-b ADC designed in a 0.18-μm CMOS technology. The ADC achieves 10-b resolution by using the cascaded folding technique in both the fine and coarse converters. Folding stages are pipelined to improve the settling time. As a result, this ADC can achieve the sampling rate up to 100MS/s. Moreover, instead of using a costly single track-and-hold circuit, a distributed track-and-hold circuit is used to reduce the chip area and the power consumption. This also allows utilizing
doi:10.32508/stdj.v17i1.1241
fatcat:rvxj6d23qjhq7k5pk7uoevfqka