A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2018; you can also visit the original URL.
The file type is application/pdf
.
Fault-Tolerant FPGA: Architectures and Design for Programmable Logic Intellectual Property Core in SoC
2015
IEICE transactions on information and systems
In this paper, we propose fault-tolerant field-programmable gate array (FPGA) architectures and their design framework for intellectual property (IP) cores in system-on-chip (SoC). Unlike discrete FPGAs, in which the integration scale can be made relatively large, programmable IP cores must correspond to arrays of various sizes. The key features of our architectures are a regular tile structure, spare modules and bypass wires for fault avoidance, and a configuration mechanism for singlecycle
doi:10.1587/transinf.2014rcp0009
fatcat:r7jzf4t24vab7f6psnjfokmcmy