A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2006; you can also visit the original URL.
The file type is application/pdf
.
A hardware-based cache pollution filtering mechanism for aggressive prefetches
2003
2003 International Conference on Parallel Processing, 2003. Proceedings.
Aggressive hardware-based and software-based prefetch algorithms for hiding memory access latencies were proposed to bridge the gap of the expanding speed disparity between processors and memory subsystems. As smaller L1 caches prevail in deep submicron processor designs in order to maintain short cache access cycles, cache pollution caused by ineffective prefetches is becoming a major challenge. When too aggressive prefetching are applied, ineffective prefetches not only can offset the
doi:10.1109/icpp.2003.1240591
dblp:conf/icpp/ZhuangL03
fatcat:pygepichcjartp3x3onn7agm7a