A 6-bit, 0.2 V to 0.9 V Highly Digital Flash ADC With Comparator Redundancy

Denis C. Daly, Anantha P. Chandrakasan
2009 IEEE Journal of Solid-State Circuits  
A 6-bit highly digital flash ADC is implemented in a 0.18 m CMOS process. The ADC operates in the subthreshold regime down to 200 mV and employs comparator redundancy and reconfigurability to improve linearity. The low-voltage sampling switch employs voltage boosting, stacking and feedback to reduce leakage. Common-mode rejection is implemented digitally via an IIR filter. The minimum FOM of the ADC is 125 fJ/conversion-step at a 0.4 V supply, where it achieves an ENOB of 5.05 at 400 kS/s. The
more » ... locked comparators' switching thresholds are adjusted through a combination of device sizing and stacking. A quadratic relationship between the amount of device stacking and the strength of an input network in the subthreshold regime is derived, demonstrating an advantage of stacking over device width scaling to adjust comparator thresholds.
doi:10.1109/jssc.2009.2032699 fatcat:otsiabmnhncdpc3aq2etq3qtmu