A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
A 6-bit, 0.2 V to 0.9 V Highly Digital Flash ADC With Comparator Redundancy
2009
IEEE Journal of Solid-State Circuits
A 6-bit highly digital flash ADC is implemented in a 0.18 m CMOS process. The ADC operates in the subthreshold regime down to 200 mV and employs comparator redundancy and reconfigurability to improve linearity. The low-voltage sampling switch employs voltage boosting, stacking and feedback to reduce leakage. Common-mode rejection is implemented digitally via an IIR filter. The minimum FOM of the ADC is 125 fJ/conversion-step at a 0.4 V supply, where it achieves an ENOB of 5.05 at 400 kS/s. The
doi:10.1109/jssc.2009.2032699
fatcat:otsiabmnhncdpc3aq2etq3qtmu