A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Methods for Power/Throughput/Area Optimization of H.264/AVC Decoding
2009
Journal of Signal Processing Systems
This paper presents methods for efficient optimization of ASIC implementation for H.264/AVC video decoding. A systematic approach in optimization is presented in a top-down flow. Tradeoffs among Power, Throughput, and Area (PTA) at both system level and block level are studied and balanced. The system architecture is first evaluated. We then focus on the pipeline organization, parallelism, and memory architecture optimization. Different pipeline granularities are compared and their
doi:10.1007/s11265-009-0408-6
fatcat:dhvbpcut5bgonhbe5y2dbetc5m