A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Crosstalk noise reduction in synthesized digital logic circuits
2003
IEEE Transactions on Very Large Scale Integration (vlsi) Systems
As CMOS technology scales into the deep submicrometer regime, digital noise is becoming a metric of importance comparable to area, timing, and power, for analysis and design of CMOS VLSI systems. Noise has two detrimental effects in digital circuits: First, it can destroy logical information carried by a circuit net. Second, it causes delay uncertainty: Noncritical paths might become critical because of noise. As a result, circuit speed becomes limited by noise, primarily because of capacitive
doi:10.1109/tvlsi.2003.817551
fatcat:a6ysah3hxjdfbckanu3gyrviqi