Analytical performance models for RLC interconnects and application to clock optimization

Xuejue Huang, Yu Cao, D. Sylvester, Tsu-Jae King, Chenming Hu
15th Annual IEEE International ASIC/SOC Conference  
A novel analytical approach for RLC interconnect performance analysis is developed. Using the gate and line geometries as inputs, we derive closed-form expressions for propagation delay, rise time, and voltage overshoot at both the driver output and the far end of the interconnect. This analytical approach enables fast and accurate RLC interconnect analysis and design optimization. Application to clock interconnect optimization is demonstrated and design guidelines are proposed.
doi:10.1109/asic.2002.1158084 fatcat:hwj6tp6bf5f45jjqopjder74ne