A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2021; you can also visit the original URL.
The file type is application/pdf
.
Modeling of RRAM with Embedded Tunneling Barrier and Its Application in Logic in Memory
2020
IEEE Journal of the Electron Devices Society
This paper proposes a modeling technique for the evaluation of RRAM with embedded tunneling barrier that serves as an embedded selector, enabling high density integration while reducing the leakage current in a memory array. The further exploration of various biasing and pulsing schemes is provided so as to optimize programming efficiency for logic-in-memory application. INDEX TERMS Resistive random access memory (RRAM), compact model, selectorless RRAM, logic in memory.
doi:10.1109/jeds.2020.3008172
fatcat:u3zdvcadszeftnicnj2uzlsc2m