A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Reducing register ports using delayed write-back queues and operand pre-fetch
2003
Proceedings of the 17th annual international conference on Supercomputing - ICS '03
In high-performance wide-issue microprocessors the access time, energy and area of the register file are often critical to overall performance. This is because these pararmeters grow superlinearly as read and write ports are added to support wide-issue. This paper presents techniques to reduce the number of ports of a register file intended for a wide-issue microprocessor without noticeably impacting its IPC. Our results show that it is possible to replace the 16 read/8 write port file of an
doi:10.1145/782814.782839
dblp:conf/ics/KimM03
fatcat:fjfwsylv6rcivn4ijb5hztdocu