A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2016; you can also visit the original URL.
The file type is application/pdf
.
A high speed power efficient dynamic comparator designed in 90nm CMOS technology
2015
2015 Communication, Control and Intelligent Systems (CCIS)
A fully dynamic latched comparator has been designed to meet the requirement of high speed and low power consumption. Such comparators are used in high speed data converters. In this work, dynamic comparators are designed in two different technologies and compared on the basis of delay, offset voltage and power consumption. These comparators work on the concept of charge sharing. Main focus is given towards reduction of both propagation delay and the power dissipation, which will be beneficial
doi:10.1109/ccintels.2015.7437942
fatcat:66uzfdcz75egtcinduulrn3prm