A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Investigation of charge loss mechanisms in planar and raised STI charge trapping flash memories
2010
2010 International Conference on Simulation of Semiconductor Processes and Devices
A comprehensive simulation to investigate the charge loss mechanisms in planar and raised STI NAND-type charge trapping flash (CTF) memories with careful calibrations is present. The tunneling and silicon nitride trap transport with Poole-Frenkel (PF) effect are solved selfconsistently and validated based on the experimental data including gate stacks leakage, program speed, and high temperature retention. Based on the programmed state, the high temperature retention is simulated and compared
doi:10.1109/sispad.2010.5604520
fatcat:efff62spr5cyhaxopdyhgt2cfu