A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Interface synthesis using memory mapping for an FPGA platform
Proceedings 21st International Conference on Computer Design
Several system-on-chip (SoC) platforms have recently emerged that use reconfigurable logic (FPGAs) as a programmable co-processor to reduce the computational load on the main processor core. In this paper, we present an interface synthesis approach that forms part of our hardwaresoftware co-design methodology for such an FPGA-based platform. The approach is based on a novel memory mapping algorithm that maps data used by both the hardware and the software to shared memories on the
doi:10.1109/iccd.2003.1240886
dblp:conf/iccd/LuthraGDGN03
fatcat:b4ez6pcohrd5pehwfqrxabpggi