A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2015; you can also visit the original URL.
The file type is application/pdf
.
CHERI: A Hybrid Capability-System Architecture for Scalable Software Compartmentalization
2015
2015 IEEE Symposium on Security and Privacy
CHERI extends a conventional RISC Instruction-Set Architecture, compiler, and operating system to support fine-grained, capability-based memory protection to mitigate memory-related vulnerabilities in C-language TCBs. We describe how CHERI capabilities can also underpin a hardware-software object-capability model for application compartmentalization that can mitigate broader classes of attack. Prototyped as an extension to the open-source 64-bit BERI RISC FPGA softcore processor, FreeBSD
doi:10.1109/sp.2015.9
dblp:conf/sp/WatsonWNMACDDGL15
fatcat:gd6ypvyzlzhwzp4a6xfwb537zi