A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2021; you can also visit the original URL.
The file type is application/pdf
.
A Novel High Speed FPGA Architecture for FIR Filter Design
2012
International Journal of Reconfigurable and Embedded Systems (IJRES)
<strong> </strong>This paper presents the details of hardware implementation of linear phase FIR filter using merged MAC architecture. Speed of convolution operation of FIR filter is improved using merged MAC architecture. By exploiting the reduced complexity made possible by the use of sparse powers of two partial products terms coefficients, an FIR filter tap can be implemented with 2B full adders, and 2B latches, where B is intermediate wordlegnth. Word and bit level parallelism allows high
doi:10.11591/ijres.v1.i1.pp1-10
fatcat:kb4f7kzrdbchndk66lhru6ru4q