A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2013; you can also visit the original URL.
The file type is application/pdf
.
Viper: Virtual pipelines for enhanced reliability
2012
2012 39th Annual International Symposium on Computer Architecture (ISCA)
The reliability of future processors is threatened by decreasing transistor robustness. Current architectures focus on delivering high performance at low cost; lifetime device reliability is a secondary concern. As the rate of permanent hardware faults increases, robustness will become a first class constraint for even low-cost systems. Current research into reliable architectures has focused on ad-hoc solutions to improve designs without altering their centralized control logic. Unfortunately,
doi:10.1109/isca.2012.6237030
dblp:conf/isca/PellegriniGB12
fatcat:qoqd4nh3ejfzfgurkzseeye3ly