A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Profile-guided microarchitectural floorplanning for deep submicron processor design
2004
Proceedings of the 41st annual conference on Design automation - DAC '04
As process technology migrates to deep submicron with feature size less than 100nm, global wire delay is becoming a major hindrance in keeping the latency of intra-chip communication within a single cycle, thus decaying the performance scalability substantially. An effective floorplanning algorithm can no longer ignore the information of dynamic communication patterns of applications. In this paper, using the profile information acquired at the architecture/microarchitecture level, we propose a
doi:10.1145/996566.996741
dblp:conf/dac/EkpanyapongMWLL04
fatcat:dwhrbu6k7jd33eniazujwxrmcy