A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Test infrastructure design for mixed-signal SOCs with wrapped analog cores
2006
IEEE Transactions on Very Large Scale Integration (vlsi) Systems
Many system-on-chips (SOCs) today contain both digital-and analog-embedded cores. Even though the test cost for such mixed-signal SOCs is significantly higher than that for digital SOCs, most prior research in this area has focused exclusively on digital cores. We propose a low-cost test development methodology for mixed-signal SOCs that allows the analog and digital cores to be tested in a unified manner, thereby minimizing the overall test cost. The analog cores in the SOC are wrapped such
doi:10.1109/tvlsi.2006.871758
fatcat:oxq64vguube63g64i3gxu33cw4