A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2021; you can also visit the original URL.
The file type is application/pdf
.
An Efficient Implementation of Built in Self Diagnosis for Low Power Test Pattern Generator
2015
International Journal of Students Research in Technology & Management
A New architecture of Built-In Self-Diagnosis is presented in this project. The logic Built-In-Self-Test architecture method is extreme response compaction architecture. This architecture first time enables an autonomous on-chip evaluation of test responses with negligible hardware overhead. Architecture advantage is all data, which is relevant for a subsequent diagnosis, is gathered during just one test session. Due to some reasons, the existing method Built-In Self-Test is less often applied
doi:10.18510/ijsrtm.2015.326
fatcat:ahrapsezqrhlje63mbadxyyqzu