A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2019; you can also visit the original URL.
The file type is application/pdf
.
A robust, subthreshold 12T SRAM bitcell with BL leakage compensation and bit-interleaving capability
2018
IEICE Electronics Express
This paper presents a novel 12T SRAM bitcell suitable for subthreshold operation. To make bit-interleaving structure feasible and eliminate half-select disturbance, the proposed cell features single pass-gate and dual pass-gates for read and write operation respectively. Additionally, the access path is decoupled by dedicate transistors from the true storage node, which both enhances the read stability and ensures enough sensing margin. Multi-threshold voltage metric is utilized to improve
doi:10.1587/elex.15.20180758
fatcat:vwalhdmfi5fx5jx72jhqircvmi