A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2007; you can also visit the original URL.
The file type is application/pdf
.
Using estimates from behavioral synthesis tools in compiler-directed design space exploration
Proceedings 2003. Design Automation Conference (IEEE Cat. No.03CH37451)
This paper considers the role of performance and area estimates from behavioral synthesis in design space exploration. We have developed a compilation system that automatically maps high-level algorithms written in C to applicationspecific designs for Field Programmable Gate Arrays (FP-GAs), through a collaboration between parallelizing compiler technology and high-level synthesis tools. Using several code transformations, the compiler optimizes a design to increase parallelism and utilization
doi:10.1109/dac.2003.1219061
fatcat:dxvham7xwjgrteo5ffvqji2jiy