A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Exploiting Parallelism and Structure to Accelerate the Simulation of Chip Multi-processors
The Twelfth International Symposium on High-Performance Computer Architecture, 2006.
Simulation is an important means of evaluating new microarchitectures. Current trends toward chip multiprocessors (CMPs) try the ability of designers to develop efficient simulators. CMP simulation speed can be improved by exploiting parallelism in the CMP simulation model. This may be done by either running the simulation on multiple processors or by integrating multiple processors into the simulation to replace simulated processors. Doing so usually requires tedious manual parallelization or
doi:10.1109/hpca.2006.1598110
dblp:conf/hpca/PenryFHWSAC06
fatcat:5zwiqfb4bjgprcr6flvbtoetqa