A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2020; you can also visit the original URL.
The file type is application/pdf
.
An efficient computation model for coarse grained reconfigurable architectures and its applications to a reconfigurable computer
2010
ASAP 2010 - 21st IEEE International Conference on Application-specific Systems, Architectures and Processors
The mapping of high level applications onto the coarse grained reconfigurable architectures (CGRA) are usually performed manually by using graphical tools or when automatic compilation is used, some restrictions are imposed to the high level code. Since high level applications do not contain parallelism explicitly, mapping the application directly to CGRA is very difficult. In this paper, we present a middle level Language for Reconfigurable Computing (LRC). LRC is similar to assembly languages
doi:10.1109/asap.2010.5541009
dblp:conf/asap/AtakA10
fatcat:hvpl5rhwafgr7dxsnh2r5slb2a