A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2022; you can also visit the original URL.
The file type is application/pdf
.
Implementation of Low Power Memory on FPGA
2019
VOLUME-8 ISSUE-10, AUGUST 2019, REGULAR ISSUE
Clock gating is a prominent and an efficacious methodology adopted to decrease the dynamic power (clock power) utilization in complementary metal oxide semiconductor (CMOS) based circuits. The sole intent of gating a clock signal is to minimize its switching activity and thereby reduce significant amount of power utilization of the clock signal. Memories or storage elements are the integral part of the complex designs used in the modern day devices enabling storage of exhaustive and crucial
doi:10.35940/ijitee.j9084.0881019
fatcat:skne2l2ub5g75mjq3aetddwkwa