Fpga Design For H.264/Avc Encoder

A. Ben Atitallah, H. Loukil, N. Masmoudi
2011 Zenodo  
In this paper, we describe an FPGA H.264/AVC encoder architecture performing at real-time. To reduce the critical path length and to increase throughput, the encoder uses a parallel and pipeline architecture and all modules have been optimized with respect the area cost. Our design is described in VHDL and synthesized to Altera Stratix III FPGA. The throughput of the FPGA architecture reaches a processing rate higher than 177 million of pixels per second at 130 MHz, permitting its use in H.264/AVC standard directed to HDTV.
doi:10.5281/zenodo.1254922 fatcat:gvu33b6hbng35fkelg7qdi3jgi