A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2012; you can also visit the original URL.
The file type is application/pdf
.
Integrating RTS noise into circuit analysis
2009
2009 IEEE International Symposium on Circuits and Systems
A new methodology to include Random Telegraph Signals (RTS) noise in circuit analysis is proposed. The aim of this methodology is to allow integrated circuit designers to study the sensitivity of their circuits to RTS noise and thus minimise the impact of it. In this work, compact models extracted from threedimensional 'atomistic' simulations based on random doping were used. These models define 35nm CMOS technology devices with single charge trapping at the Si-SiO 2 interface, and therefore
doi:10.1109/iscas.2009.5117816
dblp:conf/iscas/TangM09
fatcat:u7qqf7thnjakjlrgsznxf2gfoq