A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2020; you can also visit the original URL.
The file type is application/pdf
.
Reduction of coupling effects by optimizing the 3-D configuration of the routing grid
2003
IEEE Transactions on Very Large Scale Integration (vlsi) Systems
In this brief, we propose a new physical design technique for a subquarter micrometer system-on-a-chip (SoC). By optimizing the individual layer's routing grid space, coupling effects such as crosstalk noise, crosstalk-induced delay variations, and coupling power consumption are almost eliminated with little runtime penalty. Experiments are performed on the design of an image processing circuit using a subquarter micron CMOS process with multilayer interconnects. Simply by employing our
doi:10.1109/tvlsi.2003.817126
fatcat:5dr2mxml6rdibbviadrjjisoxq