A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2017; you can also visit the original URL.
The file type is application/pdf
.
Design of New High-Performance Full Adder Using Hybrid-CMOS Logic Style for High-Speed Applications
2015
Ciência e Natura
This paper, presents a new design for 1-bit full adder cell using hybrid-CMOS logic style. Using a novel structure for implementation of the proposed full adder caused it has better performance in terms of propagation delay and power-delay product (PDP) compared to its counterparts. According to the simulation results, the propagation delay of the proposed full adder is 22.8% less than the propagation delay of next fastest full adder, and the power-delay product of the proposed full adder is
doi:10.5902/2179460x20784
fatcat:bwhbvbykindonn3uzausuz4t2m