A copy of this work was available on the public web and has been preserved in the Wayback Machine. The capture dates from 2010; you can also visit the original URL.
The file type is application/pdf
.
Razor
2006
Proceedings of the 19th annual symposium on Integrated circuits and systems design - SBCCI '06
With increasing clock frequencies and silicon integration, power aware computing has become a critical concern in the design of embedded processors and systems-on-chip. One of the more effective and widely used methods for poweraware computing is dynamic voltage scaling (DVS). In order to obtain the maximum power savings from DVS, it is essential to scale the supply voltage as low as possible while ensuring correct operation of the processor. The critical voltage is chosen such that under a
doi:10.1145/1150343.1150348
dblp:conf/sbcci/Austin06a
fatcat:ts3b7k46kvf7hbk6wicbxi3d7q